VLSI-SOC: From Systems to Chips IFIP TC 10/WG 10.5, Twelfth International Conference on Very Large Scale Ingegration of System on Chip (VLSI-SoC 2003), December 1-3, 2003, Darmstadt, Germany /

International Federation for Information Processing The IFIP series publishes state-of-the-art results in the sciences and technologies of information and communication. The scope of the series includes: foundations of computer science; software theory and practice; education; computer applications...

Full description

Saved in:
Bibliographic Details
Corporate Author: SpringerLink (Online service)
Other Authors: Glesner, Manfred. (Editor, http://id.loc.gov/vocabulary/relators/edt), Reis, Ricardo. (Editor, http://id.loc.gov/vocabulary/relators/edt), Indrusiak, Leandro. (Editor, http://id.loc.gov/vocabulary/relators/edt), Mooney, Vincent. (Editor, http://id.loc.gov/vocabulary/relators/edt), Eveking, Hans. (Editor, http://id.loc.gov/vocabulary/relators/edt)
Format: Electronic eBook
Language:English
Published: New York, NY : Springer US : Imprint: Springer, 2006.
Edition:1st ed. 2006.
Series:IFIP Advances in Information and Communication Technology, 200
Subjects:
Online Access:https://doi.org/10.1007/0-387-33403-3
Tags: Add Tag
No Tags, Be the first to tag this record!
Table of Contents:
  • Effect of Power Optimizations on Soft Error Rate
  • Dynamic Models for Substrate Coupling in Mixed-Mode Systems
  • Hinoc: A Hierarchical Generic Approach for on-Chip Communication, Testing and Debugging of SoCs
  • Automated Conversion of SystemC Fixed-Point Data Types
  • Exploration of Sequential Depth by Evolutionary Algorithms
  • Validation of Asynchronous Circuit Specifications Using IF/CADP
  • On-Chip Property Verification Using Assertion Processors
  • Run-Time FPGA Reconfiguration for Power-/Cost-Optimized Real-time Systems
  • A Switched Opamp Based 10 Bits Integrated ADC for Ultra Low Power Applications
  • Exploring the Capabilities of Reconfigurable Hardware for OFDM-Based Wlans
  • Software-Based Test for Nonprogrammable Cores in Bus-Based System-On-Chip Architectures
  • Optimizing SOC Test Resources Using Dual Sequences
  • A Novel full Automatic Layout Generation Strategy for Static CMOS Circuits
  • Low Power Java Processor for Embedded Applications
  • Impact of Gate Leakage on Efficiency of Circuit Block Switch-Off Schemes
  • Evaluation Methodology for Single Electron Encoded Threshold Logic Gates
  • Asynchronous Integration of Coarse-Grained Reconfigurable XPP-Arrays Into Pipelined Risc Processor Datapath
  • Gray Encoded Arithmetic Operators Applied to FFT and FIR Dedicated Datapaths
  • Stuck-At-Fault Testability of SPP Three-Level Logic Forms.